FB
EN
VDD
PVIN
VCON
SW
VIN
2.7V to 5.5V
VOUT
0.5V to 3.4V
10 PF
4.7 PF
SGND
PGND
2.2 PH
LM3212
AUTO_BY
PACB
ACB 4.7 PF
Switcher
Side PA Side
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
LM3212 Step-Down DC-DC Converter with Analog Bypass Mode for RF Power Amplifiers
Check for Samples: LM3212
1FEATURES DESCRIPTION
The LM3212 is a DC-DC converter optimized for
2 1.6 MHz (typ.) PWM Switching Frequency powering GSM RF power amplifiers (PAs) from a
ACB Reduces Inductor Requirements and Size single Lithium-Ion cell; however, it may also be used
Operates From a Single Li-Ion Cell (2.7V to in other applications. The LM3212 steps down an
5.5V) input voltage from 2.7V to 5.5V to a dynamically
adjustable output voltage of 0.5V to 3.4V. The output
Dynamically Adjustable Output Voltage (0.5V voltage is set through a VCON analog input that
to 3.4V) adjusts the output voltage to ensure efficient
2.5A Maximum Load Current operation at all power levels of the RF PA.
Analog Bypass Function With Low Bypass The LM3212 has a unique Active Current Bypass
Resistance (33 mtyp.) (ACB) feature that speeds up output voltage transition
High Efficiency to 95% with Internal times, provides extra drive and a low-resistance
Synchronous Rectification analog bypass. The LM3212 has an AUTO_BY pin to
force the LM3212 into bypass mode during low input-
16-bump DSBGA Package voltage operation thus overriding the automatic
Current Overload Protection analog bypass feature. Forced bypass can also be
Thermal Overload Protection achieved by setting VCON > VIN/2.5.
In addition the LM3212 offers a fixed-frequency PWM
APPLICATIONS mode to minimize RF interference and a shutdown
Battery-Powered 2G/3G/4G RF Power mode to turn the device off and reduce battery
consumption to 0.02 µA (typ.)
Amplifiers
Hand-Held Radios The LM3212 is available in a 16-bump lead-free
DSBGA package. A 1.6 MHz switching frequency
RF PC Cards allows use of tiny surface-mount components for the
required inductor and two ceramic capacitors.
Typical Application
1Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Copyright © 2008–2013, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
D4
D3
D2
A4
A3
A2
C4
A1
B4
D1
C1
B1
C3
B3
C2
B2
PVINEN
PVIN
ACB
PACB
VCON
FB
ACB
PACB
PGND
SW
VDD
AUTO_BY SW
SGND PGND
D1
D2
D3
A1A2
A3
C1
A4
B1
D4
C4
B4
C2
B2
C3
B3
EN
PVIN
VDD
ACB
PACB
SW
PGND
ACB
PACB
FB
VCON
PVIN
SW AUTO_BY
PGND SGND
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
Connection Diagrams
16-Bump 0.5 mm DSBGA Package, Large Bump
Top View Bottom View
PIN DESCRIPTIONS
Pin # Name Description
A3, A4 PVIN Power Supply Voltage Input to the internal PFET switch.
A2 VDD Analog Supply Input.
A1 EN Enable Input. Set this digital input high for normal operation. For shutdown, set low. Pin has an 800 k
internal pulldown resistor.
B4, B3 SW Switching Node connection to the internal PFET switch and NFET synchronous rectifier. Connect to an
inductor.
B1 VCON Voltage Control Analog input. VCON controls VOUT in PWM mode. When VCON < 0.15V the switches are
turned off (output in tri-state).
B2 AUTO_BY The AUTO_BY Pin determines the bypass mode function. Set AUTO_BY high for normal automatic bypass
mode operation. Set AUTO_BY low for forced bypass (independent of the state of the EN pin). The pin has an
internal 800 kpullup resistor.
C4, C3 PGND Power Ground
C2 SGND Analog and Control Ground
C1 FB Feedback Analog Input. Connect to the output at the output filter capacitor.
D3, D2 ACB Active Current Assist source/sink and Bypass. Connect to the output at the output filter capacitor.
D4, D1 PACB Power-to-active current/bypass circuit.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
2Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
ABSOLUTE MAXIMUM RATINGS(1)(2)(3)
VDD, PVIN to SGND 0.2V to +6.0V
PGND to SGND 0.2V to +0.2V
EN, FB, VCON, AUTO_BY (SGND 0.2V)
to (VDD +0.2V)
w/6.0V max
SW, ACB (PGND 0.2V)
to (PVIN +0.2V)
w/6.0V max
PVIN to VDD 0.2V to +0.2V
Continuous Power Dissipation(4) Internally Limited
Junction Temperature (TJ-MAX) +150°C
Storage Temperature Range 65°C to +150°C
Maximum Lead Temperature +260°C
(Soldering, 10 sec)
ESD Rating(5)(6) Human Body Model 2 kV
(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under
which operation of the device is ensured. Operating Ratings do not imply ensured performance limits. For ensured performance limits
and associated test conditions, see the Electrical Characteristics tables.
(2) All voltages are with respect to the potential at the GND pins. The LM3212 is designed for mobile phone applications where turn-on after
power-up is controlled by the system controller and where requirements for a small package size overrule increased die size for internal
Under Voltage Lock-Out (UVLO) circuitry. Thus, it should be kept in shutdown by holding the EN pin low until the input voltage exceeds
2.7V.
(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and
specifications.
(4) Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at TJ= 150°C (typ.) and
disengages at TJ= 125°C (typ.).
(5) The Human body model is a 100 pF capacitor discharged through a 1.5 kresistor into each pin. (MIL-STD-883 3015.7) The machine
model is a 200 pF capacitor discharged directly into each pin.
(6) Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper ESD
handling procedures can result in damage.
OPERATING RATINGS(1)(2)
Input Voltage Range 2.7V to 5.5V
Recommended Load Current 0A to 2.5A
Junction Temperature (TJ) Range 30°C to +125°C
Ambient Temperature (TA) Range(3) 30°C to +85°C
(1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under
which operation of the device is ensured. Operating Ratings do not imply ensured performance limits. For ensured performance limits
and associated test conditions, see the Electrical Characteristics tables.
(2) All voltages are with respect to the potential at the GND pins. The LM3212 is designed for mobile phone applications where turn-on after
power-up is controlled by the system controller and where requirements for a small package size overrule increased die size for internal
Under Voltage Lock-Out (UVLO) circuitry. Thus, it should be kept in shutdown by holding the EN pin low until the input voltage exceeds
2.7V.
(3) In applications where high-power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may
have to be de-rated. Maximum ambient temperature (TA-MAX) is dependent on the maximum operating junction temperature (TJ-MAX-OP =
125°C), the maximum power dissipation of the device in the application (PD-MAX), and the junction-to ambient thermal resistance of the
part/package in the application (θJA), as given by the following equation: TA-MAX = TJ-MAX-OP (θJA × PD-MAX). At higher power levels duty
cycle usage is assumed to drop (i.e., max power 12.5% usage is assumed) for GS/GPRS mode.
THERMAL PROPERTIES
PARAMETER UNIT
Junction-to-Ambient Thermal 50°C/W
Resistance (θJA), YZR Package(1)
(1) Junction-to-ambient thermal resistance (θJA) is taken from thermal modeling result, performed under the conditions and guidelines set
forth in the JEDEC standard JESD51-7.
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Links: LM3212
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
ELECTRICAL CHARACTERISTICS(1)(2)(3)
Limits in standard typeface are for TA= TJ= 25°C. Limits in boldface type apply over the full operating ambient temperature
range (30°C TA= TJ+85°C). Unless otherwise noted, all specifications apply to the Typical Application Circuit (page 1)
with: PVIN = VDD = AUTO_BY = EN = 3.6V.
Symbol Parameter Conditions Min Typ Max Units
VCON = 0.20V, VIN 4.2V(3) 0.465 0.5 0.535
Feedback voltage at minimum
VFB, MIN V
setting VCON = 0.32V, VIN =< 5.5V(3) 0.765 0.8 0.835
VFB, MAX Feedback voltage at maximum VCON = 1.36V, VIN = 3.9V(3) 3.325 3.4 3.475 V
setting
ISHDN Shutdown supply current EN = SW = VCON = 0V(4) 0.02 4µA
IqDC bias current into VDD VCON = 0V, FB = 0V 0.85 0.905 mA
No Switching(5)
RDSON(P) Pin-pin resistance for large PFET ISW = 200 mA, VCON = 0.6V 120
96 m
150
RDSON(P) Pin-pin resistance for small PFET ISW = 200 mA, VCON = 0.42V 380
312 m
450
RDSON(N) Pin-pin resistance for NFET ISW =200 mA, VCON = 0.1V 135
110 m
165
RACB Active Current Assist Bypass VCON = 1V, max value at VIN = 3.1V & 37 53 m
Resistance IACB = 200 mA
ILIM,PSteady-State Positive steady-state peak current VCON = 0.6V(6) 1340 1450 1650 mA
limit
ILIM, P_ACB, GSM Positive Active Current Assist VCON = 0.6V, VACB = 3V(6) 1400 1600 1750 mA
peak current limit
ILIM, NFET NFET Switch negative peak VCON = 1V(6) -1125 -1000 -875 mA
current limit
ILIM, N_ACB, GSM Active Current Assist negative VCON = 1V, VACB = 1.5V(6) 2300 1900 mA
peak current limit
FOSC Internal oscillator frequency 1.44 1.6 1.76 MHz
VIH_AUTO_BY, EN Logic high input threshold 1.2 V
VIL_AUTO_BY,EN Logic low input threshold 0.5 V
IPIN_EN Pin pull down current 5 10 µA
IPIN_AUTO_BY Pin pull up current 10 5 µA
VCON, ON VCON Threshold for turning on 0.1 0.15 V
switches
ICON VCON pin leakage current VCON = 1.0V 1 1 µA
Gain VCON to VOUT Gain 0.20V VCON 1.36V 2.5 V/V
(1) All voltages are with respect to the potential at the GND pins. The LM3212 is designed for mobile phone applications where turn-on after
power-up is controlled by the system controller and where requirements for a small package size overrule increased die size for internal
Under Voltage Lock-Out (UVLO) circuitry. Thus, it should be kept in shutdown by holding the EN pin low until the input voltage exceeds
2.7V.
(2) Min and Max limits are ensured by design, test, or statistical analysis. Typical numbers are not ensured, but do represent the most likely
norm. Due to the pulsed nature of the testing TA= TJfor the electrical characteristics table.
(3) The parameters in the electrical characteristics table are tested under open loop conditions at PVIN = VDD = 3.6V. For performance over
the input voltage range and closed-loop results, refer to the datasheet curves.
(4) Shutdown current includes leakage current of PFET.
(5) IQspecified here is when the part is not switching. For operating input current at no load, refer to datasheet curves.
(6) Current limit is built-in, fixed, and not adjustable.
4Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
SYSTEM CHARACTERISTICS
The following spec table entries are ensured by design providing the component values in the typical application circuit are
used (L = 2.2 µH, DCR = 130 m, CIN = 10 µF, 6.3V, 0603 TDK C1608X5RJ106M, COUT = 4.7 µF + 4.7 µF, 6.3V, 0603,
C1608JB0J475). These parameters are not ensured by production testing. Min and Max values are specified over the
ambient temperature range TA=30°C to 85°C. Typical values are specified at PVIN = VDD = EN = 3.6V, AUTO_BY = 3.6V
and TA= 25°C unless otherwise noted.
Symbol Parameter Conditions Min Typ Max Units
On time for SW pin (Setup time EN = Low to High
TVCON SETUP 30 µs
for VCON, ON enable)
Time for VOUT to rise from 0V to VIN = 4.2V, IOUT < 1mA, 20
3.4V (90% or 3.16V) VCON = 0V to 1.36V
Time for VOUT to fall from 3.4V to VIN = 4.2V, RLOAD = 6.8,
TRESPONSE 20 µs
1.0V (90% or 3.16V) VCON = 0.4V to 1.36V
Time for VOUT to fall from 3.4V to VIN = 4.2V, RLOAD = 6.820
1.0V (10% or 1.24V)
TON Turn-on time (time for output to EN = Low-to-high, VIN = 4.2V,
reach 97% of final value after VCON = 1.36V, VO= 3.4V, IOUT < 1mA 50 µs
Enable low to high transition)
TBypass Time for VOUT to rise from 0V to EN = VIN = 3.6V, IOUT < 1mA 20 µs
PVIN (90% or 3.24V)
TBypass, ON Turn-on time (time for output to EN = Low, VIN= 3.6V, IOUT < 1mA
reach 97% of final value after 50 µs
AUTO_BY high to low transition)
VCON (SL) RDSON mgt threshold Threshold for PFET RDSON to change from 0.52 V
400 mto 100 m
VCON (LS) RDSON mgt threshold Threshold for PFET RDSON to change from 0.5 V
100 mto 400 m
Rtot_drop Total dropout resistance in VCON = 1.5V, Max value at VIN = 3.1V & 33 45 m
bypass mode Inductor ESR 140 m
CCON VCON input capacitance VCON = 1V, Test frequency = 100 KHz 5 pF
CEN, AUTO_BY EN and AUTO_BY input VCON = 1V, Test frequency = 100 KHz 5 pF
capacitance VIN = 3.1V to 5.5V, VCON = 0.56V to 2.5
1.36V(1)
IOUT, MAX Maximum output current A
VIN = 3.1V to 5.5V, VCON = 0.24V to 1.45
0.56V(1)
Bypass FET current limit VCON = 1.36V, VIN = 3.1V
ILIM-BVP Automatic bypass mode or forced 3.2 A
bypass mode
IOUT, PD, GSM Maximum output pull-down VIN = 3.1V to 5.5V, VCON = 0.56V to 1.8 A
current 1.36V(1)
Linearity in VCON range VIN = 3.9V(2) 3 +3 %
Linearity 0.32V to 1.36V Monotonic in nature 50 +50 mV
VIN = 3.6V, VOUT = 1.0V, IOUT = 600 mA 81
VIN = 3.6V, VOUT = 1.5V, IOUT = 900 mA 84
ηEfficiency %
VIN = 3.6V, VOUT = 3.4V, IOUT = 2000 mA 90
VIN = 3.6V, VOUT = 3.4V, IOUT = 500 mA 95
Ripple voltage as a % of output VOUT = 1.0V to 3.4V, ROUT = 1.7(1) 2 %
voltage
Ripple voltage at no pulse VIN = 2.7V - 4.5V, VOUT = 1.0V to 3.4V,
VO_RIPPLE skipping condition Differential voltage = VIN VOUT = 1.4V, 15 mVpp
ROUT = 1.7(3)
Ripple voltage at pulse skipping VIN = 5.5V to dropout, VOUT = 3.4V, IOUT =35 mVp-p
condition 2A(3)
(1) Current limit is built-in, fixed, and not adjustable.
(2) Linearity limits are ±3% or ±50 mV, whichever is larger.
(3) Ripple voltage should be measured at COUT electrode on a well-designed PC board and using the suggested inductor and capacitors.
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: LM3212
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
SYSTEM CHARACTERISTICS (continued)
The following spec table entries are ensured by design providing the component values in the typical application circuit are
used (L = 2.2 µH, DCR = 130 m, CIN = 10 µF, 6.3V, 0603 TDK C1608X5RJ106M, COUT = 4.7 µF + 4.7 µF, 6.3V, 0603,
C1608JB0J475). These parameters are not ensured by production testing. Min and Max values are specified over the
ambient temperature range TA=30°C to 85°C. Typical values are specified at PVIN = VDD = EN = 3.6V, AUTO_BY = 3.6V
and TA= 25°C unless otherwise noted.
Symbol Parameter Conditions Min Typ Max Units
Line_tr Line transient response VIN = 3.6V to 4.2V, TR = TF = 10 µs, VOUT 50 mVpk
= 1V, IOUT = 600 mA
Load_tr Load transient response VOUT = 1V, TR = TF = 10 µs, 50 mVpk
IOUT = 600 mA to 700 mA
Max Duty Maximum duty cycle 100 %
cycle
6Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
2.5 3 3.5 4 4.5 5 5.5
VIN (V)
1
1.2
1.4
1.6
1.8
2
fSW (MHz)
VOUT = 1.0V, IOUT = 100 mA
2.5 3 3.5 4 4.5 5 5.5
VIN (V)
2.5
2.7
2.9
3.1
3.3
3.5
VOUT (V)
IOUT = 100 mA
IOUT = 1.0A
IOUT = 2.5A
VCON = 1.36V
Dropout
Switcher
3 3.5 4 4.5 5 5.5
IQ (mA)
VIN (V)
2.5
0.8
0.82
0.98
0.84
0.86
0.88
0.9
0.92
0.94
0.96 VCON = 0, EN = HIGH
2.5 3 3.5 44.5 5 5.5
VIN (V)
0
0.7
IQ (PA)
0.1
0.2
0.3
0.4
0.5
0.6
25qC
-35qC
90qC
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
TYPICAL PERFORMANCE CHARACTERISTICS
Quiescent Current ISHDN
vs vs
Supply Voltage VIN
Figure 1. Figure 2.
Switching Frequency VOUT
vs vs
Supply Voltage VIN
Figure 3. Figure 4.
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 7
Product Folder Links: LM3212
0 0.5 1 1.5 2 2.5
0
20
40
60
80
100
VIN ± VOUT (mV)
IOUT (A)
AUTO_BY = LOW
VIN = 4.2V
VIN = 5.5V
VIN = 3.6V
2.5 3.0 3.5 4.0 4.5 5.0
1.5
1.7
1.9
2.1
2.3
2.5
CURRENT LIMIT (A)
VIN (V)
AUTO_BY = HIGH
2.5 3 3.5 44.5 5 5.5
VIN (V)
2.5
6
VOUT (V)
3
3.5
4
4.5
5
5.5
Forced Bypass
IOUT = 100 mA
IOUT = 1.0A IOUT = 2.5A
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
VOUT Peak Current Limit (ILIMPFET Peak)
vs vs
VIN (AUTO_BY = LOW) VIN (AUTO_BY = HIGH)
Figure 5. Figure 6.
VCON VIN - VOUT
vs vs
VOUT IOUT (AUTO_BY = LOW)
Figure 7. Figure 8.
Load Transient (AUTO_BY = HIGH, VIN = 4.2V, Load Transient (AUTO_BY = HIGH, VIN = 4.2V,
VOUT = 0.8V, ILOAD = 0 - 1.5A) VOUT = 3.4V, ILOAD = 0 - 1.5A)
Figure 9. Figure 10.
8Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
Load Transient Load Transient
(AUTO_BY = LOW, VIN = 3.6V, ILOAD = 0 - 1.5A) (AUTO_BY = LOW, VIN = 4.2V, ILOAD = 0 - 1.5A)
Figure 11. Figure 12.
Start-up (AUTO_BY = HIGH, VIN = 4.2V, Start-up (AUTO_BY = HIGH, VIN = 3.6V,
VOUT = 3.4V, RLOAD = 10 k) VOUT = 1.0V, RLOAD = 10 k)
Figure 13. Figure 14.
AUTO_BY Start-up AUTO_BY Start-up
(EN = LOW, VIN = 3.6V, RLOAD = 10 k) (EN = LOW, VIN = 4.2V, RLOAD = 10 k)
Figure 15. Figure 16.
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 9
Product Folder Links: LM3212
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
Line Transient (AUTO_BY = HIGH, VIN Step from 2.7V to
Shutdown (AUTO_BY = HIGH, VIN = 4.2V, 3.4V,
VOUT = 3.4V, RLOAD = 10 k) VOUT = 2.5V, RLOAD = 6.8)
Figure 17. Figure 18.
VCON Transient (AUTO_BY = HIGH, VIN = 4.2,
VOUT from 1V to 3.4V, RLOAD = 6.8) Timed Current Limit Response
Figure 19. Figure 20.
Output Voltage Ripple Output Voltage Ripple
(VIN = 3.6V, VOUT = 1.0V, ILOAD = 100 mA) (VIN = 3.6V, VOUT = 3.4V, ILOAD = 100 mA)
Figure 21. Figure 22.
10 Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
00.5 1 1.5 2 2.5 3 3.5
VOUT (V)
60
65
70
75
80
85
90
95
100
EFFICIENCY (%)
IOUT = 100 mA
IOUT = 1.0A
IOUT = 2.5A
AUTO_BY = HIGH
VIN = 3.6V
OUTPUT LOAD (A)
EFFICIENCY (%)
100
90
80
70
60
50
40
30
20
10
0
0.0 0.1 0.2 0.3 0.4 0.5
VIN = 2.7V
VIN = 3.6V
VIN = 4.2V
0.0 0.5 1.0 1.5 2.0 2.5
60
65
70
75
80
85
90
95
100
EFFICIENCY (%)
OUTPUT LOAD (A)
VIN = 3.6V
VIN = 4.2V
VIN = 3.9V
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
Efficiency
Output Voltage Ripple vs
(VIN = 3.8V, VOUT = 3.4V, RLOAD = 6.8) IOUT (VOUT = 3.4V) AUTO_BY = HIGH
Figure 23. Figure 24.
Efficiency Efficiency
vs vs
VOUT IOUT (VOUT = 0.8V)
Figure 25. Figure 26.
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 11
Product Folder Links: LM3212
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
OPERATION DESCRIPTION
The LM3212 is a simple step-down DC-DC converter optimized to power the RF power amplifier (PA) in cell-
phones, portable communication devices, or battery powered RF devices. The LM3212 is designed to allow the
RF PA to operate at maximum efficiency over a wide range of power levels and to operate efficiently with a
single Li-ion battery.
The unique Active Current Bypass (ACB) circuit optimizes the efficiency and size requirements of the power
supply for GSM PA operation. It allows for an inductor with relaxed saturation current and DCR requirements,
thus allowing for a smaller form factor than would otherwise be possible. The Active Current Bypass enables the
converter to respond to a fast load transients of 2.5A by assisting the switcher before it reaches its current limit.
Similarly, it will also produce faster VCON output voltage transition times. The ACB also performs the function of
analog bypass. Depending upon input voltage, output voltage and load current, the Active Current Bypass circuit
automatically transitions the converter into and out of ACB by applying no more assistance than is needed.
Transitions including analog bypass are done with minimal output voltage disturbance.
The LM3212 operates either in Fixed-frequency PWM mode (with auto analog bypass mode) or in forced bypass
mode. The fixed-frequency PWM mode provides high efficiency and minimizes interference. The LM3212 can be
forced into bypass mode by setting AUTO_BY pin low (see SHUTDOWN MODE). The shutdown mode turns the
LM3212 off and reduces current consumption to 0.02 µA (typ). The LM3212 implements a unique RDSON
management scheme for VOUT < 1.25V . The LM3212 can dynamically program the output voltage from 0.5V
(typ.) to 3.4V (typ.) by adjusting the voltage on the VCON pin. Dynamic voltage adjustment and the unique RDSON
management scheme ensures efficient operation for all power levels of PA operation. Current overload protection
and thermal overload shutdown are also provided.
The DSBGA package is best suited for applications within cases that are opaque to red and infrared light; it
requires special design considerations for implementation. (Refer to DSBGA Package Assembly And Use
section). As the LM3212 does not implement UVLO, the system controller should set EN low and set AUTO_BY
high or floating during power-up and UVLO conditions. (Refer to SHUTDOWN MODE below).
CIRCUIT OPERATION
Initially the controller turns the internal PFET ON, allowing the current to flow from the input to the output filter
through the inductor. The inductor current starts ramping up with a slope of (VIN VOUT)/L, thus storing magnetic
energy. When the inductor current reaches the current required by the controller, the controller turns OFF the
PFET and turns ON the NFET. The inductor current starts ramping down with a slope of VOUT/L. The output filter
capacitor stores charge as the inductor current rises and releases energy as the inductor current falls, smoothing
the voltage across the load.
The output voltage is regulated by modulating the PFET switch on time. The circuit generates a duty-cycle
modulated rectangular signal that is averaged using a low pass filter. The output voltage will be equal to the
average of the duty-cycle modulated rectangular signal.
PWM OPERATION
In PWM (Pulse Width Modulation) mode, the switching frequency is constant. The current control architecture, in
PWM mode, regulates the output by changing the energy per cycle to support the load required. Energy per
cycle to the load is controlled by modulating the PFET on-time, which controls the peak inductor current. In
current control architecture, the inductor current is compared with the slope compensated error signal of the error
amplifier. At the rising edge of clock, the PFET is turned ON, ramping up the current with a slope of (VIN
VOUT)/L. PFET is ON until the inductor current equals the error signal. Then the PFET is turned OFF and the
NFET is turned ON, ramping down the current with a slope of VOUT/L. At the next rising edge of clock, the cycle
repeats. An increase of load pulls the output voltage down, increasing the error signal. As the error signal is
more, the peak inductor current is higher, increasing the average inductor current and responds to the increased
load. To ensure stability, a slope compensation ramp is subtracted from the error signal. The minimum on-time of
the PFET is 48 ns (typ.)
12 Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
SHUTDOWN MODE
To shutdown the LM3212 pull the EN pin low (<0.5V) and AUTO_BY pin must be high or floating. In the
shutdown mode, the current consumption is 0.02 µA (typ). In shutdown mode, PFET switch, NFET synchronous
rectifier, reference voltage source, control and bias circuit are turned OFF. To enable LM3212 pull EN high
(>1.2V) and the mode of operation will be dependent on the state of AUTO_BY pin. If AUTO_BY pin is set low it
will force the part to be powered up independent of the state of the EN pin and LM3212 will start up in Forced
Bypass Mode.
As the LM3212 does not implement UVLO (Under Voltage Lock-Out) circuit, the EN pin should be set LOW and
AUTO_BY should be either HIGH or floating to turn off the LM3212 during power-up and during UVLO
conditions. For cell-phone applications, the system controller determines the power supply sequence and space
constraints do not allow the inclusion of UVLO Circuit.
INTERNAL SYNCHRONOUS RECTIFICATION
The LM3212 uses an internal NFET as a synchronous rectifier to reduce rectifier forward voltage drop and to
increase efficiency. The reduced forward voltage drop in the internal NFET synchronous rectifier significantly
improves efficiency for low output voltage operation. The NFET is designed to conduct through its intrinsic body
diode during transient interval, eliminating the need of an external diode.
RDSON(P) MANAGEMENT
The LM3212 has a unique RDSON(P) management function to improve efficiency for output voltage lower than
1.25V. For VCON less than 0.50V (typ.), the LM3212 uses only a small part of the PFET. For VCON greater than
0.52V (typ.), the entire PFET is used to minimize RDSON(P) loss. The threshold has 20 mV of hysteresis.
VCON,ON
The output is disabled when VCON is below 125 mV (typ.). It is enabled when VCON is above 150 mV (typ.).
The threshold has 25 mV (typ.) of hysteresis.
CURRENT LIMIT
The LM3212 current limit feature protects the converter during current overload condition. Both SW and ACB
pins have positive and negative current limits. The positive and negative current limits limit the SW and ACB
currents in both directions. SW pin has two positive current limits. The ILIM,PFET Steady-State is current limit that
triggers the ACB circuit. Once the peak inductor current crosses ILIM,PFET SteadyState, the ACB circuit starts assisting
the switcher and provides enough current to prevent the SW current from hitting ILIM,PFET Steady-State, allowing the
switcher to operate at maximum efficiency. The output voltage starts falling only after both SW and ACB pin’s
current reach their respective current limit of ILIMPFET Peak and ILIM,P_ACB,GSM respectively.
TIMED CURRENT LIMIT
If the load pulls the output voltage below 0.375V, the LM3212 switches to a timed current limit mode. In this
mode the internal PFET switch is turned OFF after the current limit comparator trips and the beginning of the
next cycle is inhibited for 3.5 µs to force the instantaneous inductor current to ramp down. The synchronous
rectifier is always OFF in timed current limit mode. The timed current limit prevents the loss of current control
when the output voltage is pulled low under serious overload conditions. The ACB is disabled during timed
current limit mode.
ACTIVE CURRENT ASSIST
GSM PA time mask requirement needs high current to be sourced or sinked from the LM3212. These high
currents are required for fast output voltage transients or under a heavy load. Over-rating the switching inductor
for a transient current will increase the solution size and will not be an optimum solution. So to allow an optimal
inductor size for such a load, an alternate current path is provided through the ACB pin. Once the switcher
current limit ILIM,PFET Steady-State is reached, ACB starts providing additional current to the load. The ACB circuit
also minimizes the dropout voltage by having the analog Bypass FET in parallel with VOUT.
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 13
Product Folder Links: LM3212
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
BYPASS FUNCTION
The Active Current Bypass Circuit provides an analog bypass function with very low dropout resistance (33 m
typ.) for VIN VOUT. When AUTO_BY pin is set high (preferred mode) the part will be in automatic analog bypass
mode which will automatically increase and decrease the amount of bypass resistance as needed. In analog
bypass mode, the switcher will stay in regulation until full bypass is reached and it drops out. To override the
automatic bypass mode, either set VCON > (VIN)/(2.5), VCON should not be higher than VIN, or set AUTO_BY =
0V, for forced bypass function. The Bypass pin can be controlled by a GPIO pin. Forced bypass function is valid
for 0V < VIN < 5.5V. In bypass mode, the ACB provides current to the output in parallel with the switcher output
for a minimum drop-out resistance. The LM3212 can provide up to 2.5A of current in bypass mode with a 3.2A
current limit.
DYNAMICALLY ADJUSTABLE OUTPUT VOLTAGE
The LM3212 can dynamically adjust output voltage by changing the voltage on VCON pin. The feedback voltage
changes from VFB,MIN to VFB,MAX depending upon voltage on VCON pin. In PA applications, peak power is
required when the handset is far away from the base station. Power requirement is lower in other instances. To
maximize power savings, LM3212 output should be set just high enough to achieve desired PA linearity. Hence,
during low-power requirements, reduction of supply voltage to PA can reduce power consumption from PA,
making the operation more efficient and promote longer battery life. See the SETTING THE OUTPUT VOLTAGE
section for further details. LM3212 goes into pulse skipping mode if off-time of PFET is below 20 ns (typ.),
increasing the output voltage ripple slightly.
THERMAL OVERLOAD PROTECTION
The LM3212 has a thermal overload protection function that protects the converter from short-term misuse and
overload conditions. If the junction temperature exceeds 150°C, the LM3212 shuts down. Normal operation
resumes after the temperature drops below 130°C. Prolonged operation in thermal overload condition may
damage the device and is considered bad practice.
14 Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
V
C1
10 PF
C2
SW
FB
EN
PGNDSGND
10 k:
ON/
OFF
GPIO
GPIO
System Controller
PACB
ACB
OUT
VIN
L1
2.2 PH
10 PF
PVIN
AUTO_BY
VCON
100 pF100 pF
10 k:
LM3212
VDD
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
APPLICATION INFORMATION
SETTING THE OUTPUT VOLTAGE
DAC Control
An analog voltage to the VCON pin can dynamically program the output voltage from 0.5V (typ.) to 3.4V (typ.)
without the need for external resistors. The output voltage is governed by Table 1.
Table 1. Output Voltage Selection
VCON (V) VOUT (V)
VCON = 0.20 to 1.36 2.5 x VCON
Output voltage is regulated according to Table 1 only for 0.20V < VCON < 1.36V. For VCON < 0.32V, the output
voltage may not regulate due to dropout conditions. The output voltage can go lower than 0.8V for a limited VIN
range (VOUT = 0.5V for VIN 4.2V). Refer to the datasheet curve in GSM startup sections (VCON Voltage vs.
Output Voltage) for details. For VCON < 0.15V (typ.), the switches turn OFF. The quiescent current for VCON =
LOW and VEN = HI is 800 µA.
Dynamic Adjustment of Output Voltage with GPIO
GPIO Control
Dynamic Adjustment of Output Voltage with GPIO shows the application circuit that enables the LM3212 to
dynamically adjust the output voltage using a GPIO pin from the system controller. The PWM signal of the GPIO
is filtered using a low-pass filter and fed to the VCON pin. As the duty ratio of the PWM signal changes, the
voltage on the VCON pin changes. So, the duty ratio on the GPIO pin can dynamically adjust the output voltage.
The double low-pass filter reduces the ripple at VCON below 5 mV to avoid any oscillation at the output voltage.
Equation 1 governs the relationship between output voltage and PWM duty cycle. Refer to datasheet curves
section for further details.
VOUT = V * D * 2.5 (1)
VOUT = Output Voltage
D = Duty Cycle of PWM
V = GPIO peak voltage
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 15
Product Folder Links: LM3212
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
INDUCTOR SELECTION
For 2G operation it is recommended to use a 2.2 µH inductor with ISAT above 1.5A (30% reduction in L). In the
case of GSM / EDGE where the current bursts during transmission, the effective overall RMS current
requirement should reduce. Therefore, it is wise to consult with the inductor manufacturers to determine if some
of their smaller components will meet your application needs even though the classical inductor specification
does not appear to meet the LM3212 RMS current specifications.
LM3212 manages the inductor Peak and RMS (or steady current peak) current through the SW pin automatically.
The SW pin has two positive current limits. The first is the 1.9A typical (or 2.1A maximum) ILIMPFET Peak over-limit
current protection. It limits the maximum peak inductor current during large signal transients (i.e., < 20 µs). For
this reason it is also recommended that the selected inductor performance does not degrade severely at 2.1A.
The second is at 1.45A typical (or 1.65A maximum) steady-state peak-current limit (ILIM,PFET Steady-State as detailed
in the Electrical Characteristics). The ACB circuit automatically adjusts its output current to keep the steady-state
inductor current below the steady-state peak current limit. Thus, the inductor RMS current will effectively always
be less than the ILIM,PFET Steady-State during the transmit burst. In addition, as in the case with GSM / EDGE where
the output current comes in bursts, the effective overall RMS current requirement would be much lower.
For low-cost applications, an unshielded bobbin inductor is suggested and for noise critical applications, a
toroidal or shielded-bobbin inductor should be used. A good practice is to layout the board with footprints
accommodating both types for design flexibility. This allows substitution of a low-noise toroidal inductor in the
event that noise from low-cost bobbin models is unacceptable. Saturation occurs when the magnetic flux density
from the current through the windings of the inductor exceeds what the inductor’s core material can support with
a corresponding magnetic field. This can cause poor efficiency or regulation errors from DC-DC converters such
as the LM3212.
For good efficiency, the inductor’s resistance should be less than 0.2, low DCR inductors (<0.2) are
recommended. Table 2 suggests some inductors and suppliers.
Table 2. Suggested Inductors and Their Suppliers
Model Vendor Size
PST25201T-2R2M5 Cyntec Co. 2.5 mm x 2.0 mm, 1.0 mm height
CIG22H2R2MNE Samsung 2.5 mm x 2.0 mm, 1.2 mm height
VLS252010T-2R2M TDK 2.5 mm x 2.0 mm, 1.0 mm height
VLS252012T-2R2M TDK 2.5 mm x 2.0 mm, 1.2 mm height
1239AS-H-2R2N Toko 2.5 mm x 2.0 mm, 1.2 mm height
(DFE252012C)
CAPACITOR SELECTION
The LM3212 is designed for ceramic capacitors for its input and output filters. Use a 10 µF ceramic capacitor for
the input and a 10 µF ceramic total output capacitance. Ceramic capacitor types such as X5R, X7R are
recommended for both filters. These provide an optimal balance between small size, cost, reliability and
performance for cell phones and similar applications. Table 3 lists suggested part numbers and suppliers. DC
bias characteristics of the capacitors must be considered while selecting the voltage rating and case size of the
capacitor. Smaller case sizes for the output capacitor mitigate piezo-electric vibrations of the capacitor when the
output voltage is stepped up and down at fast rates. However they have a bigger percentage drop in value with
dc bias. Use of multiple 2.2 µF or F capacitors can also be considered. For RF Power Amplifier applications,
split the output capacitor between DC-DC converter and RF Power Amplifier(s). (4.7 µF + 4.7 µF is
recommended.) The optimum capacitance split is application dependent; for stability the total capacitance should
be approximately 10 µF. Place all the output capacitors very close to their respective device.
Table 3. Suggested Capacitors And Their Suppliers
Model Vendor
C1608X5R0J106M, 10 µF, 6.3V TDK
C1608JB0J225M, 2.2 µF, 6.3V TDK
C1608JB0J475K, 4.7 μF, 6.3V TDK
16 Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
EN
Vcon
Vout 0V
3.4V
Vout < 1000 mV
d20 Ps
t30 Ps
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
The input filter capacitor supplies AC current drawn by the PFET switch of the LM3212 in the first part of each
cycle and reduces the voltage ripple imposed on the input power source. The output filter capacitor absorbs the
AC inductor current, thus maintaining a steady output voltage during transient load changes and reducing output
voltage ripple. These capacitors must be selected with sufficient capacitance and sufficiently low ESR
(Equivalent Series Resistance) to perform these functions. The ESR of the filter capacitors is generally a major
factor in voltage ripple.
EN PIN CONTROL
Use the system controller to drive the EN HIGH or LOW with a comparator, Schmitt trigger or logic gate. Set EN
HIGH (>1.2V) for normal operation and LOW (<0.5V) for shutdown mode to reduce current consumption to 0.02
µA (typ.) current. Note: Forced Bypass Mode (AUTO_BY = 0V) overrides the EN pin.
STARTUP
The Startup Diagram below shows the startup condition, with AUTO_BY = HIGH. During startup, it is best to put
EN HIGH for at least 30 µs before VCON is pulled HIGH as various functional blocks in LM3212 require up to 30
µs to start. During the initial 30 µs, the output is in high impedance state (output voltage is 0V if a load is
present). Once all the functional blocks are turned ON, the VCON is set to desired level to set the output voltage.
The output voltage settles within 20 µs after the VCON voltage is applied. If VCON is high before EN, output
transitions within 50 µs.
Startup Diagram
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 17
Product Folder Links: LM3212
3.4V 3.4V 3.4V
EN
Vcon
Vout
Iload
0V
0A
< 200 mA
>= 30 Ps
<= 20 Ps
<= 20 Ps
<= 20 Ps
1V1.7A
Floating
Vout
<= 20 Ps
Vcon < 100 mV Vcon = 0.4V Vcon < 100 mV
0A
>= 30 Ps
3.4V 3.4V 3.4V
EN
Vcon
Vout
Iload
0V
0A
< 200 mA
>= 30 Ps
<= 20 Ps
<= 20 Ps
<= 20 Ps
1V1.7A
Floating
Vout
<= 20 Ps
Vcon < 100 mV Vcon = 0.4V Vcon < 100 mV
0A
LM3212
SNOSB37C DECEMBER 2008REVISED APRIL 2013
www.ti.com
GSM MULTIPLE BURSTS OPERATION
The LM3212 handles GSM multiple-burst operation in the following two ways:
Method 1
GSM Multiple-Burst Operation Using EN and VCON
Method 2
Use EN and VCON to power down if the GSM timing allows for the extra time. shows an operation where EN is
pulled HIGH followed by two GSM burst. After the GSM burst, a complete power down is followed by a power up.
The figure below shows the expected response from the LM3212.
GSM Multiple-Burst Operation Using VCON
If the GSM timing does not allow for a complete power down between bursts then use the VCON to either set a
new output voltage or conduct a partial power down. shows a power up, followed by two bursts and then a partial
power down (~ 0.8 mA Iq) and finally a power up.
DSBGA Package Assembly And Use
Use of the DSBGA package requires specialized board layout, precision mounting and careful re-flow
techniques, as detailed in Texas Instruments Application Note 1112 SNVA009. Refer to the section Surface
Mount Technology (SMD) Assembly Considerations. For best results in assembly, alignment ordinals on the PC
board should be used to facilitate placement of the device.
18 Submit Documentation Feedback Copyright © 2008–2013, Texas Instruments Incorporated
Product Folder Links: LM3212
LM3212
www.ti.com
SNOSB37C DECEMBER 2008REVISED APRIL 2013
The pad style used with DSBGA package must be the NSMD (non-solder mask defined) type. This means that
the solder-mask opening is larger than the pad size. This prevents a lip that otherwise forms if the solder-mask
and pad overlap, from holding the device off the surface of the board and interfering with mounting. See
Application Note 1112 SNVA009 for specific instructions how to do this.
The 16–bump package used for LM3212 has 300 micron solder balls and requires 10.82 mil pads for mounting
the circuit board. The trace to each pad should enter the pad with a 90°entry angle to prevent debris from being
caught in deep corners. Initially, the trace to each pad should be 6-7 mil wide, for a section approximately 6 mil
long or longer, as a thermal relief. Then each trace should neck up or down to its optimal width. An important
criterion is symmetry to insure the solder bumps on the LM3212 re-flow evenly and that the device solders level
to the board. In particular, special attention must be paid to the pads for bumps B3, C3 and D3. Because PGND
and PVIN are typically connected to large copper planes, inadequate thermal reliefs can result in late or
inadequate re-flow of these bumps.
The DSBGA package is optimized for the smallest possible size in applications with red or infrared opaque
cases. Because the DSBGA package lacks the plastic encapsulation characteristic of larger devices, it is
vulnerable to light. Backside metallization and/or epoxy coating, along with front-side shading by the printed
circuit board, reduce this sensitivity. However, the package has exposed die edges that are sensitive to light in
the read and infrared range shining on the package’s exposed die edges.
Board Layout Considerations
PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance
of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce, and resistive voltage loss
in the traces. These can send erroneous signals to the DC-DC converter IC, resulting in poor regulation or
instability. Poor layout can also result in re-flow problems leading to poor solder joints between the DSBGA
package and the board pads, which can result in erratic or degraded performance. Good layout for the LM3212
can be implemented by following a few simple design rules.
1. Place the LM3212 on 10.82 mil pads. As a thermal relief, connect to each pad with a 7 mil wide,
approximately 7 mil long traces, and then incrementally increase each trace to its optimal width. The
important criterion is symmetry to insure the solder bumps on the LM3212 re-flow evenly (see DSBGA
Package Assembly And Use).
2. Place the LM3212, inductor and filter capacitors close together and make the trace short. The traces
between these components carry relatively high switching currents and act as antennas. Following this rule
reduces radiated noise. Place the capacitors and inductor within 0.2 inch (5 mm) of the LM3212.
3. Arrange the components so that the switching current loops curl in the same direction. During the first half of
each cycle, current flows from the input filter capacitor through the LM3212 and inductor to the output filter
capacitor and back through ground, forming a current loop. In the second half of each cycle, current is pulled
up from ground through the LM3212 by the inductor, to the output filter capacitor and then back through
ground, forming a second current loop. Routing these loops so the current curls in the same direction
prevents magnetic field reversal between the two half-cycles and reduces radiated noise.
4. Connect the ground pins of the LM3212 and filter capacitors together using generous component-side
copper fill as a pseudo-ground plane. Then connect this to the ground-plane (if one is used) with several
vias. This reduces ground-plane noise by preventing the switching currents from circulating through the
ground plane. It also reduces ground bounce at the LM3212 by giving it a low-impedance ground connection.
5. Use wide traces between the power components and for power connections to the DC-DC converter circuit.
This reduces voltage errors caused by resistive losses across the traces.
6. ROUT noise sensitive traces, such as the voltage feedback path, away from noisy traces between the power
components. The voltage feedback trace must remain close to the LM3212 circuit and should be routed
directly from FB to VOUT at the output capacitor and should be routed opposite to noise components. This
reduces EMI radiated onto the DC-DC converter’s own voltage feedback trace.
7. Split up output capacitors between LM3212 output and PA(s). Suggestion is to place one-half of output
capacitance as close as possible to LM3212 output and the rest as close as possible to PA(s).
Copyright © 2008–2013, Texas Instruments Incorporated Submit Documentation Feedback 19
Product Folder Links: LM3212
PACKAGE OPTION ADDENDUM
www.ti.com 8-Oct-2015
Addendum-Page 1
PACKAGING INFORMATION
Orderable Device Status
(1)
Package Type Package
Drawing Pins Package
Qty Eco Plan
(2)
Lead/Ball Finish
(6)
MSL Peak Temp
(3)
Op Temp (°C) Device Marking
(4/5)
Samples
LM3212TL/NOPB ACTIVE DSBGA YZR 16 250 Green (RoHS
& no Sb/Br) SNAGCU Level-1-260C-UNLIM -30 to 85 3212
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
PACKAGE OPTION ADDENDUM
www.ti.com 8-Oct-2015
Addendum-Page 2
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device Package
Type Package
Drawing Pins SPQ Reel
Diameter
(mm)
Reel
Width
W1 (mm)
A0
(mm) B0
(mm) K0
(mm) P1
(mm) W
(mm) Pin1
Quadrant
LM3212TL/NOPB DSBGA YZR 16 250 178.0 8.4 2.43 2.48 0.75 4.0 8.0 Q1
PACKAGE MATERIALS INFORMATION
www.ti.com 2-Sep-2015
Pack Materials-Page 1
*All dimensions are nominal
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
LM3212TL/NOPB DSBGA YZR 16 250 210.0 185.0 35.0
PACKAGE MATERIALS INFORMATION
www.ti.com 2-Sep-2015
Pack Materials-Page 2
MECHANICAL DATA
YZR0016xxx
www.ti.com
TLA16XXX (Rev C)
0.600±0.075 D
E
A
. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
B. This drawing is subject to change without notice.
NOTES:
4215051/A 12/12
D: Max =
E: Max =
2.326 mm, Min =
2.226 mm, Min =
2.266 mm
2.165 mm
IMPORTANT NOTICE
Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its
semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers
should obtain the latest relevant information before placing orders and should verify that such information is current and complete.
TI’s published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated
circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and
services.
Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is
accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced
documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements
different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the
associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
Buyers and others who are developing systems that incorporate TI products (collectively, “Designers”) understand and agree that Designers
remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have
full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products
used in or for Designers’ applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with
respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous
consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and
take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will
thoroughly test such applications and the functionality of such TI products as used in such applications.
TI’s provision of technical, application or other design advice, quality characterization, reliability data or other services or information,
including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to
assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any
way, Designer (individually or, if Designer is acting on behalf of a company, Designer’s company) agrees to use any particular TI Resource
solely for this purpose and subject to the terms of this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically
described in the published documentation for a particular TI Resource.
Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that
include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE
TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM,
INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF
PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL,
DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN
CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN
ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949
and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.
Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such
products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards
and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must
ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in
life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use.
Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life
support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all
medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.
TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product).
Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications
and that proper product selection is at Designers’ own risk. Designers are solely responsible for compliance with all legal and regulatory
requirements in connection with such selection.
Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer’s non-
compliance with the terms and provisions of this Notice.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated
Mouser Electronics
Authorized Distributor
Click to View Pricing, Inventory, Delivery & Lifecycle Information:
Texas Instruments:
LM3212TL/NOPB LM3212TLX/NOPB