4.75
3.15
Operating Temperature Temp Range C = 0ºC to +70ºC
Temp Range F = -40ºC to +85ºC
Supply Voltage, C = 5 Vdc
D = 3.3 Vdc
Supply Current
Input Signal, 0 A = HCMOS
VOL
OUTPUT, F = Comp PECL
VOH, IOL = 50 uA
Output Symmetry,
Freq >62.208 MHz and 3.3V
Rise / Fall Time (77.76 MHz)
Jitter @ 77.76 MHz (rms 12 kHz to 20 MHz)
Input Frequency Tracking Capability
(Can translate a Stratum 1,2,3,3E,4
or SONET Min source)
See page 3 for outline Drawings and Dimensions
VOH
5.00
3.30
VDD
VDD
5.25
3.45
Vdc
Vdc
IDD 45 70 mA
CLKIN Vdc
VOH VDD-1.025 VDD-0.880 Vdc
VOL VDD-1.810 VDD-1.620 Vdc
tR/tF2ns
--- --- PECL --- ---
OUTPUT, A = HCMOS --- --- HCMOS --- ---
VOH VDD-0.3 Vdc
VOL, IOL = 50 uA VOL 0.1 Vdc
45
40
Sym
Sym
55
60
%
%
Rise / Fall Time (77.76 MHz/20% to 80%) tR/tF2.5 ns
0.5 ps
APR +/-50 ppm
Size
Vectron's FX-101 is a crystal based frequency translator which is used to translate any input
frequency such as 8 kHz, 1.544 MHz, 2.048 MHz, 19.440 MHz etc. to any specific frequency less
than or equal to 77.76 MHz. The input frequency does not have to be a 50/50% duty cycle and as
an example can be an 8 kHz signal with a logic high "on time" of only 1us, such as a BITS clock.
The FX-101 also has the ability to translate up to any of 4 different input frequencies to one
common output frequency, such as input frequencies of 8 kHz and 1.544 MHz and 19.44 MHz and
any other frequency between 333 Hz and 77.76 MHz translating them to an output frequency up
to 77.76 MHz.
The "Input Frequency tracking capability" is the total amount of input frequency deviation in which
the FX-101 is guaranteed to track or translate. As an example, a typical input clock would be
8 kHz ± 20 ppm. The FX-101 is guaranteed to track at least ±50 ppm of error over temperature/
aging/ power supply and is more than twice what most applications require. The PLL control
voltage is brought out through a 470K ohm resistor. This would allow for the use of external
circuitry (analog comparators or an A/D converter plus a processor) to detect when the control
voltage is getting close to the limits of the pull range.
0.5
1.4
Input Signal, 1 A = HCMOS CLKIN Vdc
0.2(VDD)
0.7(VDD)
0
5.5
1.0